Memory Cells MCQ Quiz – Objective Question with Answer for Memory Cells

21. NOR-type flash needs error-correcting code.

A. true
B. false

Answer: B

NOR flash memory is a storage device. It has a slow write speed compared to NAND-type flash. Typical NOR-type flash does not need error-correcting codes.

 

22. Which allows random access to read?

A. NOR-type flash
B. NAND type flash
C. all of the mentioned
D. none of the mentioned

Answer: A

The interface provided for reading and writing is different. NOR-type flash provides random access for reading whereas NAND-type flash provides page access.

 

23. Which has high storage capacity?

A. NOR-type flash
B. NAND type flash
C. all of the mentioned
D. none of the mentioned

Answer: B

NAND-type flash memory has different connections and interfaces when compared to NOR-type flash. Storage capacity is more in NAND-type flash than NOR-type flash memory.

 

24. RAM is a _____ cell.

A. dynamic
B. partially dynamic
C. static
D. pseudo-static

Answer: D

RAM is a pseudo-static cell. It stores data indefinitely and refreshing is not necessary.

 

25. Pseudo static RAM cell is built using

A. one inverter
B. two inverters
C. three inverters
D. four inverters

Answer: B

Pseudo static RAM cell is built using two inverters and data can be stored in these two inverters by connecting it in parallel and using feedback.

 

26. Cells must be non-stackable in RAM storage cell.

A. true
B. false

Answer: B

Cells must be stackable, both side by side and from top to bottom. This must be carefully considered when the layout is made.

 

27. Which cell is non-volatile?

A. one-transistor dynamic cell
B. two-transistor dynamic cell
C. four transistor dynamic cell
D. pseudo static RAM cell

Answer: D

Pseudo-static RAM cell is a non-volatile cell. It is used for long time storage. Non-volatile memory is also called long-term memory.

 

28. In RAM arrays, the transistor is of

A. minimum size
B. maximum size
C. of any size
D. size doesn’t play a role

Answer: A

In RAM arrays, the transistor is of minimum size and thus it is incapable of sinking large charges quickly.

 

29. Which implementation is slower?

A. NAND gate
B. NOR gate
C. AND gate
D. OR gate

Answer: B

NOR gate implementation is slower even though both NAND and NOR gate implementation are suitable for CMOS.

 

30. FOR nMOS which implementation is not suitable?

A. NAND gate
B. NOR gate
C. AND gate
D. OR gate

Answer: A

In nMOS, NAND gate implementation is impractical because of the large number of gates requiring three or more inputs.

Scroll to Top